Title :
Performance and power optimization through data compression in Network-on-Chip architectures
Author :
Das, Reetuparna ; Mishra, Asit K. ; Nicopoulos, Chrysostomos ; Park, Dongkook ; Narayanan, Vijaykrishnan ; Iyer, Ravishankar ; Yousif, Mazin S. ; Das, Chita R.
Author_Institution :
Dept. of CSE, Pennsylvania State Univ., University Park, PA
Abstract :
The trend towards integrating multiple cores on the same die has accentuated the need for larger on-chip caches. Such large caches are constructed as a multitude of smaller cache banks interconnected through a packet-based network-on-chip (NoC) communication fabric. Thus, the NoC plays a critical role in optimizing the performance and power consumption of such non-uniform cache-based multicore architectures. While almost all prior NoC studies have focused on the design of router microarchitectures for achieving this goal, in this paper, we explore the role of data compression on NoC performance and energy behavior. In this context, we examine two different configurations that explore combinations of storage and communication compression: (1) Cache compression (CC) and (2) Compression in the NIC (NC). We also address techniques to hide the decompression latency by overlapping with NoC communication latency. Our simulation results with a diverse set of scientific and commercial benchmark traces reveal that CC can provide up to 33% reduction in network latency and up to 23% power savings. Even in the case of NC - where the data is compressed only when passing through the NoC fabric of the NUCA architecture and stored uncompressed - performance and power savings of up to 32% and 21%, respectively, can be obtained. These performance benefits in the interconnect translate up to 17% reduction in CPI. These benefits are orthogonal to any router architecture and make a strong case for utilizing compression for optimizing the performance and power envelope of NoC architectures. In addition, the study demonstrates the criticality of designing faster routers in shaping the performance behavior.
Keywords :
cache storage; data compression; network routing; network-on-chip; NoC communication latency; NoC performance; cache compression; communication compression; data compression; energy behavior; network-on-chip architecture; nonuniform cache-based multicore architectures; on-chip cache; packet-based network-on-chip; power consumption; power optimization; router architecture; storage compression; Cache storage; Context; Data compression; Delay; Energy consumption; Fabrics; Frequency; Microarchitecture; Multicore processing; Network-on-a-chip;
Conference_Titel :
High Performance Computer Architecture, 2008. HPCA 2008. IEEE 14th International Symposium on
Conference_Location :
Salt Lake City, UT
Print_ISBN :
978-1-4244-2070-4
DOI :
10.1109/HPCA.2008.4658641