Title :
A high-level synthesis and verification tool for fixed to floating point conversion
Author :
Aslan, Semih ; Oruklu, Erdal ; Saniie, Jafar
Author_Institution :
Ingram Sch. of Eng., Texas State Univ., San Marcos, TX, USA
Abstract :
A flexible and efficient fixed to floating point conversion tool is presented for digital signal processing and communication systems. Fixed point numbers are heavily used in digital systems because they require less hardware, verification time and design effort compared to floating point number systems. However, floating point numbers offer better precision. Some digital designs may use a hybrid number system wherein fixed and floating point numbers can be used together to improve accuracy. The proposed design tool converts fixed-point numbers to floating-point numbers, including IEEE-754 floating point number standard. This tool generates Verilog RTL code and its testbench that can be implemented in FPGA and VLSI systems. The proposed design tool can increase productivity by reducing the design and verification time. The generated design has been implemented on Xilinx Virtex-5 FPGAs and compared to conventional fixed to floating conversion tools.
Keywords :
VLSI; codes; field programmable gate arrays; signal processing; FPGA systems; IEEE-754 floating point number standard; VLSI systems; Verilog RTL code; Xilinx Virtex-5 FPGA; communication systems; digital signal processing; digital systems; floating conversion tools; floating point conversion; floating point number systems; high-level synthesis; hybrid number system; verification tool; Error analysis; Field programmable gate arrays; Hardware; Hardware design languages; MATLAB; Mathematical model; Standards;
Conference_Titel :
Circuits and Systems (MWSCAS), 2012 IEEE 55th International Midwest Symposium on
Conference_Location :
Boise, ID
Print_ISBN :
978-1-4673-2526-4
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2012.6292168