Title :
A 30mW 10b 250MS/s dual channel SHA-less pipeline ADC in 0.18µm CMOS
Author :
Wen, Xiaoke ; Wang, Rui ; Yang, Siyu ; Chen, Lei ; Chen, Jinghong
Author_Institution :
Dept. of Electr. Eng., Southern Methodist Univ., Dallas, TX, USA
Abstract :
A 10-bit 30mW 250MS/s dual-channel SHA-less pipeline ADC with op-amp-sharing between two channels and a new timing scheme to eliminate sampling timing skew is presented in this paper. The proposed timing scheme uses a single-edge sampling clock to achieve double sampling without introducing timing skew. It is applicable to SHA-less ADC front-end and meanwhile allows the first-stage flash comparator and encoder to be operated in the clock idle time without affecting the MDAC settling time. It is also applicable to bottom-plate sampling thus avoiding the signal-dependent charge injection. The proposed op-amp sharing technique with switch-embedded dual-input pair eliminates the memory effects without introducing extra capacitance to the op-amp, facilitating the ADC to operate at high sampling rates. The gain and offset errors between the channels are calibrated in digital domain. Simulation results show that the ADC designed in a 018-μm CMOS process achieves a maximum SNDR of 61.84 dB (ENOB = 9.98) and a peak SFDR of 78.1 dB at 250 MS/s. The ADC core consumes 30 mW at 250 MS/s under a 1.8-V supply voltage.
Keywords :
CMOS analogue integrated circuits; analogue-digital conversion; capacitance; clocks; comparators (circuits); operational amplifiers; timing circuits; ADC design; CMOS process; MDAC settling time; SHA-less ADC front-end; bottom-plate sampling; capacitance; clock idle time; digital domain; double sampling; dual channel SHA-less pipeline ADC; encoder; first-stage flash comparator; memory effect; op-amp-sharing; power 30 mW; sampling timing skew; signal-dependent charge injection; single-edge sampling clock; size 0.18 mum; switch-embedded dual-input pair; timing scheme; voltage 1.8 V; word length 10 bit; CMOS integrated circuits; Calibration; Clocks; Gain; Linearity; Pipelines; Timing;
Conference_Titel :
Circuits and Systems (MWSCAS), 2012 IEEE 55th International Midwest Symposium on
Conference_Location :
Boise, ID
Print_ISBN :
978-1-4673-2526-4
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2012.6292192