DocumentCode :
320803
Title :
Design of fault-secure parity-prediction Booth multipliers
Author :
Nicolaidis, M. ; Duarte, R.O.
Author_Institution :
TIMA Lab., Reliable Integrated Syst. Group, France
fYear :
1998
fDate :
23-26 Feb 1998
Firstpage :
7
Lastpage :
14
Abstract :
The basic drawback of parity prediction arithmetic operators is that they may not be fault secure for single faults. In a recent work we have proposed a theory for achieving fault secure design for parity prediction multipliers and dividers. This paper has not considered the case of Booth multipliers using operand recoding. This case is analyzed here. Parity prediction logic and fault secure implementation for this scheme is derived
Keywords :
logic design; multiplying circuits; arithmetic operator; design; fault-secure parity-prediction Booth multiplier; logic circuit; operand recoding; single fault; Adders; Circuit faults; Decoding; Design automation; Digital arithmetic; Equations; Fault tolerance; Laboratories; Logic; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 1998., Proceedings
Conference_Location :
Paris
Print_ISBN :
0-8186-8359-7
Type :
conf
DOI :
10.1109/DATE.1998.655830
Filename :
655830
Link To Document :
بازگشت