DocumentCode :
3210089
Title :
Performance enhancement of a 10-Bit 50-MS/s open loop pipelined ADC using a novel digital calibration
Author :
Mafi, HamidReza ; Shamsi, Hossein ; Mohammadi, Reza ; Shami, Ehsan
Author_Institution :
Fac. of Electr. Eng., Univ. of Qazvin, Qazvin, Iran
fYear :
2012
fDate :
15-17 May 2012
Firstpage :
92
Lastpage :
96
Abstract :
In this paper, a 10-bit 50-Msample/s pipelined ADC by using dynamic charge injection technique is presented. By the proposed scheme, the input voltage range is increased and power consumption is reduced. For the calibration of the output codes, a new method is presented which uses polynomial inverse function. By the use of the inverse function and simultaneously adjustment of both the weights of stages and coefficients of polynomials, linearity is achieved. The proposed ADC is designed and simulated in a 90-nm CMOS technology. Simulation results show that the ADC achieves a peak signal-to-noise-and-distortion ratio (SNDR) of 59 dB, a peak spurious-free dynamic range (SFDR) of 72.5 dB. The ADC´s power consumption (without calibration circuitry) is 1 mW (without calibration circuitry).
Keywords :
CMOS integrated circuits; analogue-digital conversion; calibration; polynomials; ADC power consumption; CMOS technology; SFDR; SNDR; digital calibration; dynamic charge injection technique; open loop pipelined ADC; peak signal-to-noise-and-distortion ratio; peak spurious-free dynamic range; polynomial coefficients; polynomial inverse function; power 1 mW; size 90 nm; word length 10 bit; Calibration; Clocks; DH-HEMTs; Multimedia communication; Charge injection; digital calibration; pipelined ADC; polynomials inverse function;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering (ICEE), 2012 20th Iranian Conference on
Conference_Location :
Tehran
Print_ISBN :
978-1-4673-1149-6
Type :
conf
DOI :
10.1109/IranianCEE.2012.6292330
Filename :
6292330
Link To Document :
بازگشت