DocumentCode :
3210572
Title :
Leakage current reduction in domino logic
Author :
Mohammadzamani, M.J. ; Tabatabaei, S.M. ; Fathipour, M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Tehran, Tehran, Iran
fYear :
2012
fDate :
15-17 May 2012
Firstpage :
198
Lastpage :
201
Abstract :
Leakage current reduction has been in the forefront of research for improving domino circuits. By increasing the gate oxide thickness in a previously introduced dual threshold source following evaluation AND gate, an improvement in the leakage characteristics is observed. Also by restructuring the dual threshold SEFG AND gate as an OR gate, the leakage characteristic is enhanced. Remarkably, these modifications have not degraded the delay characteristics. These is due to the fact that the thick oxide transistors are not utilized in the critical paths of the logic circuit and are carefully calibrated -using hspice and BSIM4 45nm models [1]-to only affect leakage.
Keywords :
delays; leakage currents; logic circuits; logic gates; AND gate evaluation; BSIM4 models; OR gate; delay characteristics; domino logic circuit; dual threshold SEFG AND gate; dual threshold source; leakage characteristics; leakage current reduction; size 45 nm; thick oxide transistors; Logic gates; MOS devices; Predictive models; Switches; Domino Logic; Dual Oxide Thickness; Leakage Reduction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering (ICEE), 2012 20th Iranian Conference on
Conference_Location :
Tehran
Print_ISBN :
978-1-4673-1149-6
Type :
conf
DOI :
10.1109/IranianCEE.2012.6292352
Filename :
6292352
Link To Document :
بازگشت