Title :
Dual mode reconfigurable continuous time delta-sigma modulator for GS M/WCDMA standards
Author :
Honarparvar, Mohammad ; Aghdam, Esmail Najafi
Author_Institution :
Dept. of Electr. & Electron. Eng., Sahand Univ. of Technol., Tabriz, Iran
Abstract :
Dual mode high performance reconfigurable continuous time delta sigma modulator with concentration on reducing the active blocks and power saving is presented in this article. The modulator makes use of a low distortion suppression topology which is suitable for wide band applications and a Noise Shaping Enhancement (NSE) technique for increasing the performance of the modulator. A None Return to Zero (NRZ) DACs pulse shaping are selected to decrease clock jitter sensitivity and Excess Loop Delay (ELD) compensation is considered to increase the system stability. Also several none idealities have been considered in this design. In device level, gm over ID method is opted for designing the modulator analogue cells. The modulator achieves 85/90 dB SNDR within 0.2/2 MHz bandwidth and consumes 3.4/5 mW for GSM and WCDMA standards respectively.
Keywords :
cellular radio; code division multiple access; delays; delta-sigma modulation; distortion; modulators; pulse shaping; wavelength division multiplexing; DAC pulse shaping; ELD compensation; GSM/WCDMA standards; NSE technique; SNDR; active blocks; distortion suppression topology; dual mode reconfigurable continuous time delta-sigma modulator; excess loop delay compensation; noise shaping enhancement; none return to zero; power saving; system stability; CMOS integrated circuits; GSM; Jitter; Multiaccess communication; Power dissipation; Spread spectrum communication; Standards; Delta sigma Modulator; Multi Mode; Reconfigurable; gm over ID;
Conference_Titel :
Electrical Engineering (ICEE), 2012 20th Iranian Conference on
Conference_Location :
Tehran
Print_ISBN :
978-1-4673-1149-6
DOI :
10.1109/IranianCEE.2012.6292355