Title :
A WSI hypercube design using shift channels
Author :
Ito, Hideo ; Hosoya, Eiichi
Author_Institution :
Dept. of Inf. & Comput. Sci., Chiba Univ., Japan
Abstract :
A novel design of a hypercube network (HC) on WSI (wafer scale integration) is proposed. the design makes both static and dynamic reconfigurations feasible. A WSI HC design by applying the Diogenes method to a planar structure has been proposed. However, in Diogenes method, every time a wire passes a processing element (PE), it passes at least one FET. Therefore, the design has a drawback that there are many FETs in a link between PEs and then it brings a large communication delay time. The design proposed here reduces the number of FETs in a link between PEs by utilizing two channels, called shift channel and basic channel for reconfiguration. The design can be accomplished by using a structure in which FETs are contained only in shift channels but not in basic channels. The channel is a bundle of wires which has a track width sufficient to make sub-HCs. A switch in the shift channel is similar to the switch of Diogenes method, but it is newly designed as a dedicated one
Keywords :
VLSI; field effect transistors; hypercube networks; Diogenes method; FETs; WSI hypercube design; basic channel; dynamic reconfigurations; hypercube network; planar structure; shift channels; static configurations; track width; Computer networks; Delay effects; Electronic mail; FETs; Hypercubes; Parallel processing; Switches; Wafer scale integration; Wire; Wiring;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1992. Proceedings., 1992 IEEE International Workshop on
Conference_Location :
Dallas, TX
Print_ISBN :
0-8186-2837-5
DOI :
10.1109/DFTVS.1992.224352