DocumentCode :
3210860
Title :
Defect density assessment in an integrated circuit fabrication line
Author :
Harris, R.E.
Author_Institution :
Div. of Digital Int., Digital Commun., Newport Beach, CA, USA
fYear :
1992
fDate :
4-6 Nov 1992
Firstpage :
2
Lastpage :
11
Abstract :
Two complementary approaches used to detect and quantify defects in a wafer fabrication line are described. The first approach uses data from the automated inspection of wafers. Defects that are likely to become electrical faults are identified and classified with the aid of a KLA 2020 inspection system. The second approach uses electrical fault data from the automated testing of defect test structures. The defects responsible for the faults are classified by visual inspection. This paper describes the models used to report the data from each of these sources. A clustering model is used in both cases to report the data as a defect density or a limited yield. Examples show the use of these reports to guide yield improvement activities in a production wafer fabrication facility
Keywords :
fault location; inspection; integrated circuit manufacture; KLA 2020 inspection system; automated inspection; clustering model; defect test structures; electrical fault data; electrical faults; integrated circuit fabrication line; limited yield; production wafer fabrication facility; visual inspection; wafer fabrication line; Automatic testing; Circuit faults; Circuit testing; Fabrication; Fault diagnosis; Inspection; Integrated circuit modeling; Integrated circuit testing; Integrated circuit yield; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1992. Proceedings., 1992 IEEE International Workshop on
Conference_Location :
Dallas, TX
ISSN :
1550-5774
Print_ISBN :
0-8186-2837-5
Type :
conf
DOI :
10.1109/DFTVS.1992.224364
Filename :
224364
Link To Document :
بازگشت