DocumentCode :
3211263
Title :
A FPGA-based low-cost real-time wavelet packet denoising system
Author :
Zhang, Ming ; Deng, Rangyu ; Ma, Zhuo ; Zhang, Minxuan
Author_Institution :
Sch. of Comput. Sci., Nat. Univ. of Defense Technol., Changsha, China
Volume :
2
fYear :
2011
fDate :
29-31 July 2011
Abstract :
Most existing wavelets are irrational, which are inefficient in hardware implementation and have expensive cost of resources. Based on rational wavelets, we establish a real-time wavelet packet denoising system, which greatly improves the implementation efficiency on FPGA chips. The experimental results reveal that rational 9-7 wavelet decomposition hardware area in slices is less than 1/6 of the pipelined 9-7. To get further decrease in resources of the denoising system, we put forward a new threshold algorithm on denoising the coefficients, and it performs nearly the same as Donoho universal threshold algorithm, while consuming much less resources when implementing on FPGA.
Keywords :
field programmable gate arrays; signal denoising; wavelet transforms; Donoho universal threshold algorithm; FPGA chips; low-cost real-time wavelet packet denoising system; rational 9-7 wavelet decomposition hardware area; Educational institutions; Frequency conversion; Noise; Periodic structures; Wavelet packets; FPGA; denoising; low cost; rational wavelet;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics and Optoelectronics (ICEOE), 2011 International Conference on
Conference_Location :
Dalian
Print_ISBN :
978-1-61284-275-2
Type :
conf
DOI :
10.1109/ICEOE.2011.6013254
Filename :
6013254
Link To Document :
بازگشت