DocumentCode :
3211387
Title :
A test application scheme for embedded full-scan circuits to reduce testing costs
Author :
Pomeranz, Kith ; Reddy, Sudhakar M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
fYear :
1992
fDate :
26-27 Nov 1992
Firstpage :
206
Lastpage :
211
Abstract :
The authors present a method to reduce test storage and test application time for stored-pattern testing in embedded full-scan circuits, without compromising the fault coverage. A combination of stored-pattern and built-in test is proposed to reduce the test storage and test application time by shifting output patterns back to the inputs of the circuit (similar to circular BIST), using the output responses of the circuit as additional test patterns. The circuit operates in such an autonomous mode as long as new faults can be detected. Externally applied, or stored, patterns are used to initialize the autonomous test application phase to maximize the fault coverage each phase achieves, and minimize the number of phases required
Keywords :
built-in self test; economics; logic testing; autonomous mode; built-in test; embedded full-scan circuits; fault coverage; stored-pattern testing; test application time; test storage; testing costs; Application software; Built-in self-test; Circuit faults; Circuit testing; Cities and towns; Costs; Electrical fault detection; Embedded computing; Fault detection; Hardware;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 1992. (ATS '92), Proceedings., First Asian (Cat. No.TH0458-0)
Conference_Location :
Hiroshima
Print_ISBN :
0-8186-2985-1
Type :
conf
DOI :
10.1109/ATS.1992.224407
Filename :
224407
Link To Document :
بازگشت