DocumentCode :
3211488
Title :
Behavioural Modelling and Simulation of Dual Cascaded PLL Based Frequency Synthesizer
Author :
Telba, A.A. ; Qasim, S.M. ; Noras, J.M. ; Almashary, B. ; El Ela, M.A.
Author_Institution :
King Saud Univ., Riyadh
fYear :
2007
fDate :
21-23 June 2007
Firstpage :
407
Lastpage :
411
Abstract :
In this paper, behavioural model of a dual cascaded phase locked loop (PLL) based frequency synthesizer is presented and the results are validated through SystemVision simulation using very high speed Integrated circuit hardware description language-analog mixed signal (VHDL-AMS). Dual cascaded PLL consists of a low jitter PLL employing a voltage controlled crystal oscillator (VCXO) followed by a wideband PLL employing normal voltage controlled oscillator (VCO). The advantage of using dual PLL in cascade configuration is that it provides very good performance in terms of low jitter as compared to a single PLL based frequency synthesizer. Simulation results obtained are in good agreement with the theoretical calculations.
Keywords :
crystal oscillators; frequency synthesizers; hardware description languages; phase locked loops; voltage-controlled oscillators; SystemVision simulation; VCXO; VHDL-AMS; dual cascaded PLL; frequency synthesizer; language-analog mixed signal; phase locked loop; very high speed integrated circuit hardware description language; voltage controlled crystal oscillator; Circuit simulation; Frequency synthesizers; Hardware; Integrated circuit modeling; Jitter; Phase locked loops; Very high speed integrated circuits; Voltage control; Voltage-controlled oscillators; Wideband; Frequency synthesizer; Modelling; PLL; Simulation; VHDL-AMS;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mixed Design of Integrated Circuits and Systems, 2007. MIXDES '07. 14th International Conference on
Conference_Location :
Ciechocinek
Print_ISBN :
83-922632-9-4
Electronic_ISBN :
83-922632-9-4
Type :
conf
DOI :
10.1109/MIXDES.2007.4286194
Filename :
4286194
Link To Document :
بازگشت