DocumentCode :
3211595
Title :
A control constrained test scheduling approach for VLSI circuits
Author :
Misra, Susanta ; Subramanian, S. ; Chaudhuri, P. Pal
Author_Institution :
Motorola India Electronics Ltd., Bangalore, India
fYear :
1992
fDate :
26-27 Nov 1992
Firstpage :
145
Lastpage :
150
Abstract :
One of the major objectives of research in VLSI circuit testing is to minimise the testing time and the associated overhead for test control. Sophisticated test scheduling algorithms have been proposed previously to reduce test application time. However, the cost of test control which constitutes a major part of the total test overhead has not received due attention. The authors propose a control constrained test scheduling approach. The cost of test control is evaluated based on the test controller hardware and the cost of test control signal distribution network. An algorithm has been designed to generate a schedule that minimises the combined cost of test application time and test control
Keywords :
VLSI; automatic test equipment; economics; integrated circuit testing; scheduling; VLSI; algorithm; control constrained test scheduling; cost; hierarchical model; Algorithm design and analysis; Circuit testing; Costs; Hardware; Integrated circuit interconnections; Logic testing; Process control; Processor scheduling; Scheduling algorithm; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 1992. (ATS '92), Proceedings., First Asian (Cat. No.TH0458-0)
Conference_Location :
Hiroshima
Print_ISBN :
0-8186-2985-1
Type :
conf
DOI :
10.1109/ATS.1992.224417
Filename :
224417
Link To Document :
بازگشت