Title :
Formal verification of fail-safeness of a comparator for redundant system using regular temporal logic
Author :
Kawakubo, Kazuo ; Hiraishi, Hiromi
Author_Institution :
Fac. of Eng., Fukuyama Univ., Hiroshima, Japan
Abstract :
The authors propose a method of formal verification of fault-tolerance of sequential machines using regular temporal logic. In this method, fault-tolerant properties are described in the form of input-output sequences in regular temporal logic formulas and they are formally verified by checking if they hold for all possible input-output sequences of the machine. The authors illustrate the method of its application for formal verification of fail-safeness with an example of a comparator for redundant system. The result of verification shows effectiveness of the proposed method
Keywords :
comparators (circuits); fault tolerant computing; formal verification; logic design; logic testing; redundancy; sequential machines; temporal logic; comparator; fail-safeness; fault-tolerance; formal verification; input-output sequences; logic design; logic testing; redundant system; regular temporal logic; sequential machines; Circuit faults; Circuit simulation; Combinational circuits; Fault tolerance; Fault tolerant systems; Formal verification; Hardware; Logic design; Redundancy; Sequential circuits;
Conference_Titel :
Test Symposium, 1992. (ATS '92), Proceedings., First Asian (Cat. No.TH0458-0)
Conference_Location :
Hiroshima
Print_ISBN :
0-8186-2985-1
DOI :
10.1109/ATS.1992.224426