DocumentCode :
3211761
Title :
Effects of hot spot hopping and drain ballasting in integrated vertical DMOS devices under TLP stress
Author :
Moens, Peter ; Bychikhin, S. ; Reynders, K. ; Pogany, Dionyz ; Zubeidat, M.
Author_Institution :
Technol. R&D, AMI Semicond. Belgium BVBA, Oudenaarde, Belgium
fYear :
2004
fDate :
25-29 April 2004
Firstpage :
393
Lastpage :
398
Abstract :
The effects of hot spot hopping and drain ballasting are investigated in vertical DMOS devices under ESD stress. The frequency of the hot spot hopping between two neighboring channels of the device is shown to be dependent on the dose of the n-type buried layer (BLN). A correlation between the hopping frequency and the maximum average temperature of the device and hence its robustness under transmission line pulsing (TLP) testing, is found. The devices are analyzed using on-wafer TLP measurements and backside transient interferometric mapping experiments.
Keywords :
MOS integrated circuits; electrostatic discharge; hopping conduction; hot carriers; integrated circuit reliability; power semiconductor devices; TLP stress; backside transient interferometric mapping experiments; drain ballasting; hopping frequency; hot spot hopping; integrated vertical DMOS devices; maximum average temperature; n-type buried layer; robustness under transmission line pulsing; Electronic ballasts; Electrostatic discharge; Frequency; Power system transients; Robustness; Stress; Temperature; Testing; Transient analysis; Transmission line measurements;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium Proceedings, 2004. 42nd Annual. 2004 IEEE International
Print_ISBN :
0-7803-8315-X
Type :
conf
DOI :
10.1109/RELPHY.2004.1315358
Filename :
1315358
Link To Document :
بازگشت