Title :
D-latch for subthreshold floating-gate circuits exploiting threshold elements
Author :
Alfredsson, Jon ; Aunet, Snorre
Author_Institution :
Mid Sweden Univ., Sundsvall
Abstract :
When power supply for circuits is reduced the performance will also drop accordingly and to keep up the performance while lowering power supply is an important issue. Floating-gate circuits (FGMOS) have previously been simulated with low power supply and basic digital gates and circuits have already been designed and studied to determine speed and power performance. In this paper we try to expand the circuit library for subthreshold power supply FGMOS circuits by including a floating-gate memory element in terms of a D-latch. Our simulations at 250 mV power supply of a FGMOS D-latch are compared with other D-latches based on static CMOS and mirrored gate elements. The simulations we have performed shows that static CMOS has an advantage in performance of several orders of magnitude in terms of power consumption, while PDP and EDP performance are also better than for FGMOS. When it comes to speed performance, we show that the FGMOS D-latch can be up to 18 times faster than CMOS at the expense of up to three orders of magnitude higher power consumption.
Keywords :
CMOS integrated circuits; CMOS; D-latch; FGMOS circuits; circuit library; power supply; subthreshold floating-gate circuits; CMOS process; Capacitance; Circuit simulation; Conductivity; Energy consumption; Information technology; MOSFET circuits; Nonvolatile memory; Power supplies; Threshold voltage;
Conference_Titel :
Norchip, 2007
Conference_Location :
Aalborg
Print_ISBN :
978-1-4244-1516-8
Electronic_ISBN :
978-1-4244-1517-5
DOI :
10.1109/NORCHP.2007.4481059