DocumentCode :
3212267
Title :
Design of a low power viterbi decoder for wireless communication applications
Author :
Chen, Chih-Jhen ; Yu, Chu ; Yen, Mao-Hsu ; Hsiung, Pao-Ann ; Chen, Sao-Jie
Author_Institution :
Dept. of Electron. Eng., Nat. ILan Univ., Yilan, Taiwan
fYear :
2010
fDate :
7-10 June 2010
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, a novel low-power Viterbi decoder with soft decision is proposed. For the branch metric of the Viterbi decoder, our design employs a soft-decision method to improve its correction capability. In order to find the survivor path efficiently, we modify the classical Viterbi decoding algorithm into a new one. This new algorithm is similar to the register-exchange method with lower latency, but using RAM instead of register banks for recording the output bit-stream of the survivor path. Hence, our design can provide a low-power design. Finally, the chip of this design consumes about 28.6 K gates using TSMC 0.18 μm CMOS technology. The power consumption of our chip is about 19.5 mW at 100 MHz.
Keywords :
CMOS integrated circuits; Viterbi decoding; integrated circuit design; low-power electronics; radiocommunication; TSMC CMOS technology; low power Viterbi decoder; register banks; register exchange method; size 0.18 mum; soft decision method; wireless communication applications; Convolution; Decoding; Delay; Design engineering; Energy consumption; Power engineering and energy; Read-write memory; Registers; Viterbi algorithm; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Consumer Electronics (ISCE), 2010 IEEE 14th International Symposium on
Conference_Location :
Braunschweig
Print_ISBN :
978-1-4244-6671-9
Type :
conf
DOI :
10.1109/ISCE.2010.5523702
Filename :
5523702
Link To Document :
بازگشت