Title :
Translating behavioral VHDL for emulation
Author :
Ellervee, Peeter ; Reinsalu, Uljana ; Arhipov, Anton
Author_Institution :
Tallinn Univ. of Technol., Tallinn
Abstract :
Emulation is widely used to increase simulation speed. The main problem is that to map it into hardware, the description of the model must be synthesizable. This is not difficult for modules described at lower abstraction levels but almost impossible for behavioral descriptions when using traditional synthesis approaches. In this paper, an overview is given how to use behavioral synthesis principles to convert behavioral VHDL constructs into synthesizable ones. Differences between translation for synthesis and emulation are outlined.
Keywords :
hardware description languages; logic design; behavioral VHDL constructs; behavioral descriptions; behavioral synthesis principles; emulation; synthesis translation; Application software; Computational modeling; Computer simulation; Design methodology; Emulation; Hardware design languages; High level synthesis; Logic; Very high speed integrated circuits; Workstations;
Conference_Titel :
Norchip, 2007
Conference_Location :
Aalborg
Print_ISBN :
978-1-4244-1516-8
Electronic_ISBN :
978-1-4244-1517-5
DOI :
10.1109/NORCHP.2007.4481073