DocumentCode :
3212462
Title :
Soft-error induced system-failure rate analysis in an SoC
Author :
Tony, S.M. ; Mohammad, H. ; Mathew, J. ; Pradhan, D.K.
Author_Institution :
Univ. of Bristol, Bristol
fYear :
2007
fDate :
19-20 Nov. 2007
Firstpage :
1
Lastpage :
4
Abstract :
This paper proposes an analytical method to assess the soft-error rate (SER) in the early stages of a System-on-Chip (SoC) platform-based design methodology. The proposed method gets an executable UML model of the SoC and the raw soft-error rate of different parts of the platform as its inputs. Soft-errors on the design are modelled by disturbances on the value of attributes in the classes of the UML model and disturbances on opcodes of software cores. This Architectural Vulnerability Factor (AVF) and the raw soft-error rate of the components in the platform are used to compute the SER of cores. Furthermore, the SER and the severity of error in each core in the SoC are used to compute the System-Failure Rate (SFR) of the SoC.
Keywords :
Unified Modeling Language; electronic engineering computing; failure analysis; integrated circuit design; system-on-chip; SoC; UML model; architectural vulnerability factor; soft-error induced system-failure rate analysis; software cores; system-on-chip platform-based design methodology; Circuit faults; Computer science; Design methodology; Error analysis; Failure analysis; Power system protection; Prototypes; Sun; System-on-a-chip; Unified modeling language;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Norchip, 2007
Conference_Location :
Aalborg
Print_ISBN :
978-1-4244-1516-8
Electronic_ISBN :
978-1-4244-1517-5
Type :
conf
DOI :
10.1109/NORCHP.2007.4481075
Filename :
4481075
Link To Document :
بازگشت