Title :
Chip-level ESD simulation for fail detection and design guidance
Author :
Druen, S. ; Streibl, M. ; Zangl, F. ; Schneider, J. ; Glaser, U. ; Esmark, K. ; Stadler, W. ; Gossner, H. ; Schmitt-Landsiedel, D.
Author_Institution :
Inst. of Tech. Electron., Tech. Univ. of Munich, Germany
Abstract :
Modern VLSI designs in deep submicron technologies constitute a new type of ESD protection challenge. Increasing complexity of modem digital and mixed signal designs demands for simulation and verification methods that guarantee, that ESD protection concepts and rules are correctly implemented and brought to silicon. A simulation approach and analysis method is presented that allows to address a class of ESD fails caused not by specific design or layout errors, but rather by an unfavourable setup of the chip supply concept and I/O cell ring. The high complexity of chip-level ESD networks is handled with a Monte-Carlo like, permutational approach. The integration of this method in the chip concept engineering and design flow is discussed.
Keywords :
Monte Carlo methods; electrostatic discharge; integrated circuit design; integrated circuit reliability; I/O cell ring; Monte-Carlo permutational approach; VLSI designs; analysis method; chip supply concept; chip-level ESD simulation; deep submicron technologies; design guidance; fail detection; mixed signal designs; modem digital designs; simulation; simulation approach; verification methods; Analytical models; Circuit simulation; Electrostatic discharge; Failure analysis; Libraries; Modems; Protection; Semiconductor device modeling; Signal design; Very large scale integration;
Conference_Titel :
Reliability Physics Symposium Proceedings, 2004. 42nd Annual. 2004 IEEE International
Print_ISBN :
0-7803-8315-X
DOI :
10.1109/RELPHY.2004.1315410