DocumentCode :
3212802
Title :
Easily testable and fault-tolerant design of FFT butterfly networks
Author :
Lu, Shyue-Kung ; Yeh, Chien-Hung
Author_Institution :
Dept. of Electron. Eng., Fu Jen Catholic Univ., Taipei, Taiwan
fYear :
2002
fDate :
18-20 Nov. 2002
Firstpage :
230
Lastpage :
235
Abstract :
In this paper, we first propose a testable design scheme for FFT butterfly networks based on M-testability conditions. Based on them, a novel design-for-testability approach is presented and applied to the module-level systolic FFT arrays. Our M-testability conditions guarantee 100% single-module-fault testability with a minimum number of test patterns. Based on this testable design, a reconfiguration mechanism is used to bypass the faulty cell and the testable/fault-tolerant FFT networks are constructed. Special cell designs are presented which implement the reconfiguration mechanism. The reliability of the FFT system increases significantly. The chip design for the bit-level butterfly module is presented. The hardware overhead is low - about 12% for the bit-level design. For the module-level design, it leads to a lower hardware overhead (about 1/2N, where N is the computation point).
Keywords :
design for testability; digital signal processing chips; fast Fourier transforms; fault tolerance; hypercube networks; integrated circuit design; integrated circuit reliability; integrated circuit testing; logic design; logic testing; reconfigurable architectures; systolic arrays; DFT; DSP algorithms; FFT butterfly networks; FFT system reliability; M-testability conditions; bit-level butterfly modules; computation points; design-for-testability; digital signal processing algorithms; fast Fourier transforms; fault-tolerant design; faulty cell bypass reconfiguration mechanisms; hardware overhead; module-level systolic FFT arrays; single-module-fault testability; test patterns; Circuit faults; Circuit testing; Digital signal processing chips; Equations; Fast Fourier transforms; Fault tolerance; Hardware; Logic arrays; Redundancy; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2002. (ATS '02). Proceedings of the 11th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-1825-7
Type :
conf
DOI :
10.1109/ATS.2002.1181716
Filename :
1181716
Link To Document :
بازگشت