Title : 
Different approaches for reliability enhancement of p-channel flash memory
         
        
            Author : 
Chung, S.S. ; Chen, Y.-J. ; Tsai, H.-W.
         
        
            Author_Institution : 
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
         
        
        
        
        
        
            Abstract : 
In this paper, we will demonstrate two different strategies for designing p-channel flash memories, for achieving better reliability, in particular data retention and drain-disturb. The first one is by using a gate-engineering approach and the other one is using a newly developed substrate bias enhanced Avalanche Hot Electron (AHE) injection programming scheme. For the former, a p-doped floating gate on both p-channel flash cells can be achieved with superior data retention characteristics as well as a 3-order improvement of the drain disturb. For the latter, it exhibits much higher speed and much lower voltage for programming, and very good drain disturb characteristics.
         
        
            Keywords : 
flash memories; hot carriers; semiconductor device reliability; data retention; drain-disturb; gate-engineering approach; p-channel flash memory; reliability enhancement; substrate bias enhanced Avalanche Hot Electron injection programming scheme; Data engineering; Design engineering; Dielectrics; Electrons; Flash memory; Flash memory cells; Low voltage; Nonvolatile memory; Reliability engineering; Tunneling;
         
        
        
        
            Conference_Titel : 
Reliability Physics Symposium Proceedings, 2004. 42nd Annual. 2004 IEEE International
         
        
            Print_ISBN : 
0-7803-8315-X
         
        
        
            DOI : 
10.1109/RELPHY.2004.1315429