Title :
Test scheduling of BISTed memory cores for SoC
Author :
Wang, Chih-Wea ; Huang, Jing-Reng ; Lin, Yen-Fu ; Cheng, Kuo-Liang ; Huang, Chih-Tsun ; Wu, Chen-Wen ; Lin, Youn-Long
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
The test scheduling of memory cores can significantly affect the test time and power of system chips. We propose a test scheduling algorithm for BISTed memory cores to minimize the overall testing time under the test power constraint. The proposed algorithm combines several approaches for a near-optimal result, based on the properties of BISTed memory cores. By proper partitioning, an analytic exhaustive search finds optimal results for large memory cores, while a heuristic ordering with simulated annealing further handles a large amount of smaller memory cores. On the average, the results are within 1% difference of the optimal solution for the cases of 200 memory cores.
Keywords :
VLSI; built-in self test; integrated circuit testing; integrated memory circuits; logic testing; scheduling; simulated annealing; system-on-chip; BIST; SoC; heuristic ordering; memory cores; simulated annealing; system chips; test scheduling algorithm; Automatic testing; Built-in self-test; Circuit testing; Job shop scheduling; Logic testing; Minimization; Power system reliability; Scheduling algorithm; Sequential analysis; System testing;
Conference_Titel :
Test Symposium, 2002. (ATS '02). Proceedings of the 11th Asian
Print_ISBN :
0-7695-1825-7
DOI :
10.1109/ATS.2002.1181737