DocumentCode :
3213326
Title :
Test scheduling and test access architecture optimization for system-on-chip
Author :
Hsu, Huan-Shan ; Huang, Jing-Reng ; Cheng, Kuo-Liang ; Wang, Chih-Wea ; Huang, Chih-Tsun ; Wu, Cheng-Wen ; Lin, Youn-Long
Author_Institution :
Lab. for Reliable Comput., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2002
fDate :
18-20 Nov. 2002
Firstpage :
411
Lastpage :
416
Abstract :
We propose an efficient test scheduling and test access architecture for system-on-chip. The test time and test control complexity are optimized under the test power and test access mechanism (TAM) resource constraints. Using our heuristic algorithms, the test scheduling can be done rapidly with small test time penalty when compared with previous works. Under an existing SoC test framework, the test access hardware can be generated from the scheduling result. Experimental results show that the proposed scheduling is hardware efficient. The system integrator can evaluate the test access architecture and perform rest scheduling systematically.
Keywords :
VLSI; circuit optimisation; integrated circuit testing; logic testing; scheduling; system-on-chip; SoC test framework; TAM resource constraints; hardware efficient scheduling; heuristic algorithms; system integrator; system-on-chip; test access architecture; test access hardware generation; test access mechanism design; test control complexity optimization; test power constraints; test scheduling; test time optimization; Algorithm design and analysis; Computer architecture; Cost function; Hip; Laboratories; Multimedia systems; Processor scheduling; Read only memory; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2002. (ATS '02). Proceedings of the 11th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-1825-7
Type :
conf
DOI :
10.1109/ATS.2002.1181746
Filename :
1181746
Link To Document :
بازگشت