DocumentCode :
3213371
Title :
Test time reduction for IDDQ testing by arranging test vectors
Author :
Yotsuyanagi, Hiroyuki ; Hashizume, Masaki ; Tamesada, Takeomi
Author_Institution :
Dept. of Electr. & Electron. Eng., Tokushima Univ., Japan
fYear :
2002
fDate :
18-20 Nov. 2002
Firstpage :
423
Lastpage :
428
Abstract :
In this paper, test time reduction for IDDQ testing is discussed. Although IDDQ testing is known to be effective in detecting faults in CMOS circuits, the test time of IDDQ testing is larger than that of logic testing. It is shown that the test time of IDDQ test mostly depends on the switching current. To reduce the test time of IDDQ testing, a procedure to arrange test vectors such that the switching current quickly disappears is proposed for combinational circuits. The procedure utilizes a unit delay model to estimate the time of the last transition of logic values from low to high in a circuit. Experimental results for benchmark circuits show the effectiveness of the procedure.
Keywords :
CMOS logic circuits; combinational circuits; integrated circuit testing; logic testing; CMOS combinational circuit IDDQ testing; fault/defect detection; logic testing; low/high logic value transitions; switching current; test time reduction; test vector arrangement; unit delay models; CMOS logic circuits; Circuit faults; Circuit testing; Combinational circuits; Delay effects; Delay estimation; Electrical fault detection; Fault detection; Logic testing; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2002. (ATS '02). Proceedings of the 11th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-1825-7
Type :
conf
DOI :
10.1109/ATS.2002.1181748
Filename :
1181748
Link To Document :
بازگشت