Title :
Digital Compensator Design to Reduce Phase Lag for Multi-Sampling Controlled DC-DC Converters
Author :
Chang, Ye-Then ; Lai, Yen-Shin
Author_Institution :
Center for Power Electron. Technol., Nat. Taipei Univ. of Technol., Taipei
Abstract :
The main theme of this paper is to analyze the phase lag issue of conventional digital-controlled DC-DC converters and show the improvement using multi-sampling technique. Moreover, the compensator design for the presented multi-sampling converter is shown to further reduce the phase lag. The model which considers the effect of DPWM modulator, of digital-controlled DC-DC converter with multi-sampling technique is derived first. Then the design of three-pole two-zero compensator is presented and implemented to reduce phase lag caused by the conjugate pole pair of the plant. Experimental results are presented to confirm the reduction of phase lag.
Keywords :
DC-DC power convertors; PWM power convertors; signal processing equipment; DPWM modulator; conjugate pole; digital compensator; multisampling controlled DC-DC converters; multisampling technique; phase lag reduction; DC-DC power converters; Delay effects; Digital control; Digital modulation; Digital-to-frequency converters; Power electronics; Pulse width modulation; Sampling methods; Space vector pulse width modulation; Switching frequency;
Conference_Titel :
Industry Applications Society Annual Meeting, 2008. IAS '08. IEEE
Conference_Location :
Edmonton, Alta.
Print_ISBN :
978-1-4244-2278-4
Electronic_ISBN :
0197-2618
DOI :
10.1109/08IAS.2008.290