Title :
Design and analysis of a dynamically reconfigurable network processor
Author :
Troxel, I.A. ; George, A.D. ; Oral, S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Florida Univ., Gainesville, FL, USA
Abstract :
The combination of high-performance processing power and flexibility found in network processors (NPs) has made them a good solution for today´s packet processing needs. Similarly, the emerging technology of reconfigurable computing (RC) has made advances in packet processing as well as other point-solution markets. Current NP designs offer configurable elements but generally do not use dynamic RC techniques for run-time reconfiguration. Incorporating RC into NP designs to enhance packet processing is a natural progression for both of these emerging technologies. This paper presents the simulation results of a novel design for a RC-enhanced NP based on the Intel IXP1200 NIC design philosophy. The enhanced NP´s performance is compared to that of the baseline NP in terms of three normalized traffic patterns and a case-study traffic pattern based on a military application. The results demonstrate that the enhanced NP significantly outperforms the baseline NP design in terms of latency for prioritized traffic that is non-uniform.
Keywords :
digital simulation; military communication; military computing; network interfaces; reconfigurable architectures; telecommunication traffic; Intel IXP1200 NIC; baseline NP; dynamic reconfigurable computing; dynamically reconfigurable network processor; high-performance processing power; military application; normalized traffic patterns; packet processing; point-solution markets; prioritized traffic; simulation results; Application specific integrated circuits; Costs; Internet; Protocols; Runtime; Spine; Switches; Telecommunication traffic; Traffic control; Wire;
Conference_Titel :
Local Computer Networks, 2002. Proceedings. LCN 2002. 27th Annual IEEE Conference on
Print_ISBN :
0-7695-1591-6
DOI :
10.1109/LCN.2002.1181821