Title :
A general approach in system design integrating reconfigurable accelerators
Author :
Hartenstein, R.W. ; Becker, J. ; Herz, M. ; Nageldinger, U.
Author_Institution :
Kaiserslautern Univ., Germany
Abstract :
This paper introduces a fundamentally new machine paradigm, which takes into account that hardware has become soft. Along with a compilation technique, this paper introduces its implementation and application by illustrating the rDPA (reconfigurable data path array), an integrated circuit having been designed at Kaiserslautern and submitted for fabrication. This is the first implementation of a field-programmable data path array (FPDPA), which uses configurable ALU blocks (CABs) instead of CLBs (configurable logic blocks). This novel platform, provides highly efficient means of instruction level parallelism: for many applications by orders of magnitude more efficient than the traditional parallelism used in all scenes of high performance computing
Keywords :
application specific integrated circuits; circuit layout CAD; field programmable gate arrays; instruction sets; parallel architectures; real-time systems; reconfigurable architectures; compilation technique; configurable ALU blocks; field-programmable data path array; instruction level parallelism; machine paradigm; rDPA; reconfigurable accelerators; reconfigurable data path array; system design; Acceleration; Application specific processors; Concurrent computing; Embedded system; Hardware; High performance computing; Layout; Logic arrays; Parallel processing; Uniform resource locators;
Conference_Titel :
Innovative Systems in Silicon, 1996. Proceedings., Eighth Annual IEEE International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
0-7803-3639-9
DOI :
10.1109/ICISS.1996.552407