DocumentCode :
3215370
Title :
High-level scheduling model and control synthesis for a broad range of design applications
Author :
Chih-Tung Chen ; Kucukcakar, K.
Author_Institution :
Unified Design Syst. Lab., Motorola Inc., USA
fYear :
1997
fDate :
9-13 Nov. 1997
Firstpage :
236
Lastpage :
243
Abstract :
Presents a versatile scheduling model and an efficient control synthesis methodology which enables architectural (high-level) design/synthesis systems to seamlessly support a broad range of architectural design applications from datapath-dominated digital signal processing (DSP) to commodity ICs such as microprocessors/microcontrollers and control-dominated peripherals, utilizing multiphase clocking schemes, multiple threading, data-dependent delays, pipelining, and combinations of the above. The work presented in this paper is an enabling technology for high-level synthesis to go beyond traditional datapath-dominated DSP applications and to start becoming a viable and cost-effective design methodology for commodity ICs.
Keywords :
computer architecture; computer peripheral equipment; control system CAD; delays; high level synthesis; microprocessor chips; pipeline processing; processor scheduling; architectural design applications; commodity integrated circuits; control synthesis methodology; control-dominated peripherals; cost-effective design methodology; data-dependent delays; datapath-dominated digital signal processing; high-level scheduling model; high-level synthesis; microcontrollers; microprocessors; multiphase clocking schemes; multiple threading; pipelining; High-level synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1997. Digest of Technical Papers., 1997 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-8186-8200-0
Type :
conf
DOI :
10.1109/ICCAD.1997.643526
Filename :
643526
Link To Document :
بازگشت