DocumentCode :
3215618
Title :
Exploiting off-chip memory access modes in high-level synthesis
Author :
Panda, P.R. ; Dutt, N.D. ; Nicolau, A.
Author_Institution :
Dept. of Inf. & Comput. Sci., California Univ., Irvine, CA, USA
fYear :
1997
fDate :
9-13 Nov. 1997
Firstpage :
333
Lastpage :
340
Abstract :
Memory-intensive behaviors often contain large arrays that are synthesized into off-chip memories. With the increasing gap between on-chip and off-chip memory access delays, it is imperative to exploit the efficient access mode features of modern-day memories (e.g. page-mode DRAMs) in order to alleviate the memory bandwidth bottleneck. Our work addresses this issue by: (a) modeling realistic off-chip memory access modes for High-level Synthesis (HLS), (b) presenting algorithms to infer applicability of HLS with these memory access modes, and (c) transforming input behavior to provide further memory access optimizations during HLS. We demonstrate the utility of our approach using a suite of memory-intensive benchmarks with a realistic DRAM library module. Experimental results show a significant performance improvement (more than 40%) as a result of our optimization techniques.
Keywords :
DRAM chips; delays; high level synthesis; logic CAD; DRAM library module; high-level synthesis; memory access delays; memory-intensive behaviors; off-chip memory access modes; page-mode DRAMs; DRAM chips;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1997. Digest of Technical Papers., 1997 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-8186-8200-0
Type :
conf
DOI :
10.1109/ICCAD.1997.643539
Filename :
643539
Link To Document :
بازگشت