Title : 
An exact solution to simultaneous technology mapping and linear placement problem
         
        
            Author : 
Jinan Lou ; Salek, A.H. ; Pedram, M.
         
        
            Author_Institution : 
Dept. of Electr. Eng. Syst., Univ. of Southern California, Los Angeles, CA, USA
         
        
        
        
        
        
            Abstract : 
The authors present an optimal algorithm for solving the simultaneous technology mapping and linear placement problem for tree-structured circuits with the objective of minimizing the post-layout area. The proposed algorithm relies on the generation of gate-area versus cut-width curves using a dynamic programming approach. A novel design flow which extends this algorithm to minimize the circuit delay and handle general DAG structures is also presented. Experimental results on MCNC benchmarks are reported.
         
        
            Keywords : 
circuit layout CAD; circuit optimisation; delays; dynamic programming; network routing; trees (mathematics); MCNC benchmarks; circuit delay minimization; design flow; dynamic programming approach; exact solution; gate-area versus cut-width curve generation; general DAG structure handling; linear placement problem; optimal algorithm; post-layout area minimization; simultaneous technology mapping; simultaneous technology mapping and linear placement problem; tree-structured circuits; Dynamic programming;
         
        
        
        
            Conference_Titel : 
Computer-Aided Design, 1997. Digest of Technical Papers., 1997 IEEE/ACM International Conference on
         
        
            Conference_Location : 
San Jose, CA, USA
         
        
        
            Print_ISBN : 
0-8186-8200-0
         
        
        
            DOI : 
10.1109/ICCAD.1997.643610