DocumentCode :
3216746
Title :
Delay bounded buffered tree construction for timing driven floorplanning
Author :
Kang, M. ; Dai, W.W.-M. ; Dillinger, T. ; LaPotin, D.
Author_Institution :
Dept. of Comput. Eng., California Univ., Santa Cruz, CA, USA
fYear :
1997
fDate :
9-13 Nov. 1997
Firstpage :
707
Lastpage :
712
Abstract :
As devices and lines shrink into the deep submicron range, the propagation delay of signals can be effectively improved by repowering the signals using intermediate buffers placed within the routing trees. Almost no existing timing driven floorplanning and placement approaches consider the option of buffer insertion. As such, they may exclude solutions, particularly early in the design process, with smaller overall area and better routability. In this paper, we propose a new methodology in which buffered trees are used to estimate wire delay during floorplanning. Instead of treating delay as one of the objectives, as done by the majority of previous work, we formulate the problem in terms of delay bounded buffered trees (DBB-tree) and propose an efficient algorithm to construct a DBB spanning tree for use during floorplanning. Experimental results show that the algorithm is very effective. Using buffer insertion at the floorplanning stage yields significantly better solutions in terms of both chip area and total wire length.
Keywords :
buffer circuits; circuit layout CAD; delays; integrated circuit layout; network routing; timing; trees (mathematics); DBB spanning tree; Elmore delay; IC chips; buffer insertion; circuit layout CAD; delay bounded buffered trees; routing trees; signal delay; submicron range; timing driven floorplanning; Design automation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1997. Digest of Technical Papers., 1997 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
ISSN :
1092-3152
Print_ISBN :
0-8186-8200-0
Type :
conf
DOI :
10.1109/ICCAD.1997.643616
Filename :
643616
Link To Document :
بازگشت