DocumentCode :
3216773
Title :
Gain cell block architecture for gigabit-scale chain ferroelectric RAM
Author :
Takashima, D. ; Oowaki, Y. ; Kunishima, I.
Author_Institution :
Res. & Dev. Center, Toshiba Corp., Japan
fYear :
1999
fDate :
17-19 June 1999
Firstpage :
103
Lastpage :
104
Abstract :
Summary form only given. A ferroelectric RAM (FRAM), especially a chain FRAM, has great potential for future high-density nonvolatile memory. However, two severe problems inherent to ferroelectric material make it difficult to realize gigabit scale FRAMs; cell polarization decreases drastically in scaled FRAMs, 1) because the cell polarization does not increase by thinning the ferroelectric film, and 2) because the three-dimensional ferroelectric capacitor is difficult to make. Therefore, a sufficient cell signal will not be obtained in 256 Mb FRAMs and beyond. The gain cell approach shown can be a solution for this problem because a large cell signal is obtained even with small cell polarization due to small load capacitance. However, a memory cell using a ferroelectric FET has drawbacks such as fabrication difficulty, poor data retention and read/write disturb. A memory cell composed of a gain transistor, a write transistor, a ferroelectric capacitor and a load capacitor, realizes stable read/write operation. However the memory cell size is very large. The concept of a new gain cell block is proposed. The gain cell block contains two chain cell blocks and a gain unit composed of a gain transistor and a write transistor. The gain unit is shared by the two chain cell blocks. This configuration realizes both a large readout cell signal and a small average cell size.
Keywords :
ferroelectric capacitors; ferroelectric storage; integrated circuit layout; memory architecture; random-access storage; 0.18 micron; 256 Mbit to 1 Gbit; 3D ferroelectric capacitor; cell polarization; chain ferroelectric RAM; ferroelectric film; gain cell block architecture; gain transistor; gigabit-scale chain FRAM; high-density nonvolatile memory; large readout cell signal; memory cell configuration; small average cell size; write transistor; Capacitance; Capacitors; FETs; Fabrication; Ferroelectric films; Ferroelectric materials; Nonvolatile memory; Polarization; Random access memory; Read-write memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 1999. Digest of Technical Papers. 1999 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-930813-95-6
Type :
conf
DOI :
10.1109/VLSIC.1999.797251
Filename :
797251
Link To Document :
بازگشت