Title :
Test and diagnosis of faulty logic blocks in FPGAs
Author :
Sying-Jyan Wang ; Tsi-Ming Tsai
Author_Institution :
Inst. of Comput. Sci., Nat. Chung-Hsing Univ., Taichung, Taiwan
Abstract :
Since field programmable gate arrays (FPGAs) are reprogrammable, faults in them can be easily tolerated once fault sites are located. We present a method for the testing and diagnosis of faults in FPGAs. The proposed method imposes no hardware overhead, and requires minimal support from external test equipment. Test time depends only on the number of faults, and is independent of the chip size. With the help of this technique, chips with faults can still be used. As a result, the chip yield can be improved and chip cost is reduced. Experimental results are given to show the feasibility of this method.
Keywords :
circuit analysis computing; fault diagnosis; field programmable gate arrays; logic CAD; logic testing; FPGAs; chip cost; chip yield; fault sites; fault tolerance; faulty logic block diagnosis; field programmable gate arrays; test time; Field programmable gate arrays;
Conference_Titel :
Computer-Aided Design, 1997. Digest of Technical Papers., 1997 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
0-8186-8200-0
DOI :
10.1109/ICCAD.1997.643618