Title :
High performance, low latency double digit decimal multiplier on ASIC and FPGA
Author :
James, Rekha K. ; Jacob, Poulose K. ; Sasi, Sreela
Author_Institution :
Dept. of Comput. Sci., Cochin Univ. of Sci. & Technol., Kochi, India
Abstract :
Decimal multiplication is an integral part of financial, commercial, and internet-based computations. This paper presents a novel double digit decimal multiplication (DDDM) technique that offers low latency and high throughput. This design performs two digit multiplications simultaneously in one clock cycle. Double digit fixed point decimal multipliers for 7digit, 16 digit and 34 digit are simulated using Leonardo Spectrum from Mentor Graphics Corporation using ASIC Library. The paper also presents area and delay comparisons for these fixed point multipliers on Xilinx, Altera, Actel and Quick logic FPGAs. This multiplier design can be extended to support decimal floating point multiplication for IEEE 754- 2008 standard.
Keywords :
IEEE standards; application specific integrated circuits; field programmable gate arrays; floating point arithmetic; logic design; multiplying circuits; IEEE 754- 2008 standard; Leonardo Spectrum; application specific integrated circuits; decimal floating point multiplication; double digit decimal multiplier; field programmable gate arrays; Application specific integrated circuits; Clocks; Computational modeling; Delay; Field programmable gate arrays; Graphics; Internet; Libraries; Logic; Throughput; ASIC; Carry Save Adders; Decimal Multipliers; FPGA; High Performance;
Conference_Titel :
Nature & Biologically Inspired Computing, 2009. NaBIC 2009. World Congress on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4244-5053-4
DOI :
10.1109/NABIC.2009.5393703