DocumentCode :
3217964
Title :
PEP-II Transverse Feedback Electronics Upgrade
Author :
Weber, J. ; Chin, M. ; Doolittle, L. ; Akre, R.
Author_Institution :
LBNL, Berkeley, CA 94720, U.S.A.
fYear :
2005
fDate :
16-20 May 2005
Firstpage :
3928
Lastpage :
3930
Abstract :
The PEP-II B Factory at the Stanford Linear Accelerator Center (SLAC) requires an upgrade of the transverse feedback system electronics. The new electronics require 12-bit resolution and a minimum sampling rate of 238 Msps. A Field Programmable Gate Array (FPGA) is used to implement the feedback algorithm. The FPGA also contains an embedded PowerPC 405 (PPC-405) processor to run control system interface software for data retrieval, diagnostics, and system monitoring. The design of this system is based on the Xilinx ® ML300 Development Platform, a circuit board set containing an FPGA with an embedded processor, a large memory bank, and other peripherals. This paper discusses the design of a digital feedback system based on an FPGA with an embedded processor. Discussion will include specifications, component selection, and integration with the ML300 design.
Keywords :
Control systems; Embedded software; Feedback; Field programmable gate arrays; Information retrieval; Linear accelerators; Process control; Production facilities; Sampling methods; Software systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Particle Accelerator Conference, 2005. PAC 2005. Proceedings of the
Print_ISBN :
0-7803-8859-3
Type :
conf
DOI :
10.1109/PAC.2005.1591671
Filename :
1591671
Link To Document :
بازگشت