DocumentCode :
3218156
Title :
ILP based leakage optimization during nano-CMOS RTL synthesis: A DOXCMOS Versus DTCMOS perspective
Author :
Mohanty, Saraju P. ; Panigrahi, Bijaya K.
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of North Texas, Denton, TX, USA
fYear :
2009
fDate :
9-11 Dec. 2009
Firstpage :
1367
Lastpage :
1372
Abstract :
In this paper, an integer linear programming (ILP) based algorithm is presented that considers resource constraints and optimize leakage delay product (LDP) using a precharacterized register transfer level (RTL) library. For nanoscale CMOS (nano-CMOS) circuits leakage is a predominate form of power dissipation. Leakage optimization at the early stage of design cycle, such as during high-level synthesis is quite few. Two techniques, dual-Tox (DOXCMOS) and dual-Vth (DTCMOS) technology are explored during the high-level synthesis for leakage optimization. The leakage is assumed to be sum of gate-oxide leakage and subthreshold leakage. Register transfer level (RTL) components are characterized for DOXCMOS and DTCMOS technology accounting for process variations, which is an important issue for nanoscale circuits. Experiments were performed on several high-level synthesis benchmark circuits, which show an average reduction of 79% gate leakage and 76% of subthreshold leakage for DOXCMOS and DTCMOS technology, respectively. It is observed that DOXCMOS technology based optimization out performed the results from DTCMOS technology based optimization.
Keywords :
CMOS integrated circuits; circuit CAD; circuit optimisation; linear programming; DOXCMOS; DTCMOS; ILP based leakage optimization; LDP; RTL library; gate-oxide leakage; integer linear programming based algorithm; leakage delay product; nano-CMOS RTL synthesis; power dissipation; register transfer level library; subthreshold leakage; Circuit synthesis; Constraint optimization; Delay; Design optimization; High level synthesis; Integer linear programming; Libraries; Power dissipation; Registers; Subthreshold current; Integer Linear Programming; Leakage Optimization; Low-Power High-Level Synthesis; Nanoscale Circuit Optimization; Register Transfer Level Optimization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nature & Biologically Inspired Computing, 2009. NaBIC 2009. World Congress on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4244-5053-4
Type :
conf
DOI :
10.1109/NABIC.2009.5393744
Filename :
5393744
Link To Document :
بازگشت