Title :
Scalable hardware and software architecture for radar signal processing system
Author :
Nalecz, M. ; Kulpa, K. ; Piatek, A. ; Wojdolowicz, G.
Author_Institution :
Warsaw Univ. of Technol., Poland
Abstract :
The conventional approach to digital signal processing in radar systems involves hardware realization with the use of specialized integrated circuits. Such an approach is lacking in versatility and scalability. Advances in digital signal processor (DSP) technology make it possible to realize nearly all algorithms in software, using general-purpose DSP chips (cf. Edwards and Wilkinson 1996). Such an approach has many advantages as it can be easily adapted to changing (growing) users demand. In the current paper the latter method is considered in detail and a scalable architecture of hardware and software adequate for radar signal processing is derived. Typical radar systems require a total workload of the order of 1-10 Gflops. Comparing this figure with the 50 Mflops average performance of a modern floating-point DSP evidently one has to use about 100 processors in a single system. Therefore, both the topology of their connections and methods of paralleling processing algorithms are very important
Keywords :
radar signal processing; 1 to 10 GFLOPS; DSP chips; digital signal processing; digital signal processor; hardware realization; paralleling processing algorithms; radar signal processing system; scalable hardware; software architecture; topology;
Conference_Titel :
Radar 97 (Conf. Publ. No. 449)
Conference_Location :
Edinburgh
Print_ISBN :
0-85296-698-9
DOI :
10.1049/cp:19971770