DocumentCode :
3219446
Title :
Design of a Radix-2m Hybrid Array Multiplier Using Carry Save Adder
Author :
Fonseca, M. ; da Costa, E. ; Bampi, S. ; Monteiro, J.
Author_Institution :
Electrical Engineering Department, Universidade Católica de Pelotas, Pelotas, Brazil 412 - 96010-000. mrf@ucpel.tche.br
fYear :
2005
fDate :
4-7 Sept. 2005
Firstpage :
172
Lastpage :
177
Abstract :
In this work, we present a design of a radix-2m Hybrid array multiplier using Carry Save Adder (CSA) circuit in the partial product lines in order to speed-up the carry propagation along the array. The Hybrid multiplier architecture was previously presented in the literature using Ripple Carry Adders (RCA) in the partial product lines. In our work we present improvements in this multiplier by using a faster CSA along the circuit. The results we present show that the Hybrid architecture with CSA compares favorably in area, performance and power with the architecture with RCA. In this work we also compare the Hybrid multiplier against the Modified Booth multiplier, both using CSA. The results we have obtained show that after using CSA in the partial product lines, the Hybrid multiplier is significantly more efficient than the Modified Booth circuit. Power savings close to 25% are achievable. We compare the multipliers in terms of area, delay and power by using Altera Quartus II tool. Synthesis and simulation of the multipliers are performed for Altera Stratix device.
Keywords :
Adders; Arithmetic; Circuit simulation; Circuit synthesis; Delay; Digital circuits; Digital signal processing; Field programmable gate arrays; Microelectronics; Permission; Carry Save Adder; Design; Hybrid multiplier; Low power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits and Systems Design, 18th Symposium on
Print_ISBN :
1-59593-174-0
Type :
conf
DOI :
10.1109/SBCCI.2005.4286852
Filename :
4286852
Link To Document :
بازگشت