Title :
Sequential test generation based on circuit pseudo-transformation
Author :
Ohtake, Satoshi ; Inoue, Tomoo ; Fujiwara, Hideo
Author_Institution :
Graduate Sch. of Inf. Sci., Nara Inst. of Sci. & Technol., Japan
Abstract :
The test generation problem for a sequential circuit capable of generating tests with combinational test generation complexity can be reduced to that for the combinational circuit formed by replacing each FF in the sequential circuit by a wire. In this paper, we consider an application of this approach to general sequential circuits. We propose a test generation method using circuit pseudo-transformation technique: given a sequential circuit, we extract a subcircuit with balanced structure which is capable of generating tests with combinational test generation complexity, replace each FF in the subcircuit by wire, generate test sequences for the transformed sequential circuit, and finally obtain test sequences for the original sequential circuit. We also estimate the effectiveness of the proposed method by experiment with ISCAS´89 benchmark circuits
Keywords :
automatic test software; combinational circuits; fault location; logic testing; sequential circuits; software performance evaluation; ISCAS´89 benchmark circuits; balanced structure; circuit pseudo-transformation; combinational test generation complexity; effectiveness; sequential circuit; sequential test generation; subcircuit; Benchmark testing; Circuit testing; Combinational circuits; Information science; Kernel; Sequential analysis; Sequential circuits; Software testing; State-space methods; Wire;
Conference_Titel :
Test Symposium, 1997. (ATS '97) Proceedings., Sixth Asian
Conference_Location :
Akita
Print_ISBN :
0-8186-8209-4
DOI :
10.1109/ATS.1997.643919