DocumentCode :
3220282
Title :
Exploiting logic simulation to improve simulation-based sequential ATPG
Author :
Corno, F. ; Prinetto, P. ; Rebaudengo, M. ; Reorda, M. Sonza ; Violante, M.
Author_Institution :
Dipt. di Autom. e Inf., Politecnico di Torino, Italy
fYear :
1997
fDate :
17-19 Nov 1997
Firstpage :
68
Lastpage :
73
Abstract :
The constantly increasing circuit size makes the sequential ATPG problem a challenging area even when simulation-based algorithms are exploited. Several techniques have been proposed which mainly resort to logic simulation, reverting to fault simulation only when strictly required. In this paper we present a new Genetic Algorithm-based test generation method which exploits information coming from a logic simulator (e.g., the circuit activity and the reached states) to guide the search process, in particular in the fault excitation phase. Experimental results show the effectiveness of the proposed method when compared with other Genetic Algorithm-based test generators
Keywords :
logic testing; fault excitation phase; fault simulation; genetic algorithm; logic simulation; sequential ATPG; simulation-based algorithms; test generators; Automatic test pattern generation; Central Processing Unit; Circuit faults; Circuit simulation; Circuit testing; Flip-flops; Genetics; Logic circuits; Logic testing; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 1997. (ATS '97) Proceedings., Sixth Asian
Conference_Location :
Akita
ISSN :
1081-7735
Print_ISBN :
0-8186-8209-4
Type :
conf
DOI :
10.1109/ATS.1997.643922
Filename :
643922
Link To Document :
بازگشت