Title :
Multiple-junction surface tunnel transistors for multiple-valued logic circuits
Author :
Baba, Toshio ; Uemura, Tetsuya
Author_Institution :
Fundamental Res. Labs., NEC Corp., Tsukuba, Japan
Abstract :
Multiple-junction surface tunnel transistors (MJ-STTs), in which gate-controlled multiple p-/n- tunnel-junctions are connected in series between the source and drain, are proposed for application as multiple-valued logic circuits. The transistor operation with four negative-differential-resistance characteristics is confirmed by fabricating a GaAs-based four-tunnel-junction MJ-STT. In addition, to demonstrate the increased functionality of these MJ-STTs, a tri-stable circuit is constructed with an MJ-STT and a load resistor connected in series. Three output voltages (states) are controlled by a reset pulse and successive input pulses applied to the gate of the MJ-STT, confirming the success of the tri-stable operation
Keywords :
logic design; multivalued logic circuits; resonant tunnelling transistors; GaAs-based four-tunnel-junction MJ-STT; load resistor; multiple-junction surface tunnel transistors; multiple-valued logic circuits; negative-differential-resistance characteristics; output voltages; reset pulse; successive input pulses; transistor operation; tri-stable circuit; Diodes; Laboratories; Logic circuits; MOSFETs; National electric code; Resistors; Resonant tunneling devices; Surface resistance; Ultra large scale integration; Voltage control;
Conference_Titel :
Multiple-Valued Logic, 1997. Proceedings., 1997 27th International Symposium on
Conference_Location :
Antigonish, NS
Print_ISBN :
0-8186-7910-7
DOI :
10.1109/ISMVL.1997.601372