DocumentCode :
3220777
Title :
A Heuristic Tree Algorithm with a Revocation Based GA for Test Pattern Generation of VLSI Circuits
Author :
Rad, M.A. ; Eshgh, S.M.
Author_Institution :
Shahid Beheshti Univ., Tehran
fYear :
2007
fDate :
11-12 April 2007
Firstpage :
1
Lastpage :
5
Abstract :
Increasing complexity of VLSI circuits has led to a progressive need for an efficient test generation method that ensures a fault-free performance of the circuit-under-test. The revocation based genetic algorithm which we suggested before had resulted in higher fault coverage and shorter computational time in comparison with previous test pattern generation systems. In this paper we suggest a new heuristic tree algorithm for test pattern generation which works in combination with the revocation based genetic method. Simulations done on ISCAS´85 benchmarks confirm the efficiency of the algorithm and its significant promotion in comparison with the GAs and other previous test pattern generation methods.
Keywords :
VLSI; automatic test pattern generation; fault trees; genetic algorithms; integrated circuit testing; VLSI circuit; circuit-under-test; fault-free performance; heuristic tree algorithm; revocation based genetic algorithm; test pattern generation; Benchmark testing; Circuit faults; Circuit testing; Computer peripherals; Electrical fault detection; Fault detection; Genetic algorithms; Heuristic algorithms; Test pattern generators; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering, 2007. ICEE '07. International Conference on
Conference_Location :
Lahore
Print_ISBN :
1-4244-0893-8
Electronic_ISBN :
1-4244-0893-8
Type :
conf
DOI :
10.1109/ICEE.2007.4287335
Filename :
4287335
Link To Document :
بازگشت