DocumentCode :
3221381
Title :
Design of a low power 64 point FFT architecture for WLAN applications
Author :
Kala, S. ; Nalesh, S. ; Nandy, S.K. ; Narayan, Rohit
Author_Institution :
Comput. Aided Design Lab., Indian Inst. of Sci., Bangalore, India
fYear :
2013
fDate :
15-18 Dec. 2013
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents a Radix-43 based FFT architecture suitable for OFDM based WLAN applications. The radix-43 parallel unrolled architecture presented here, uses a radix-4 butterfly unit which takes all four inputs in parallel and can selectively produce one out of the four outputs. A 64 point FFT processor based on the proposed architecture has been implemented in UMC 130nm 1P8M CMOS process with a maximum clock frequency of 100 MHz and area of 0.83mm2. The proposed processor provides a throughput of four times the clock rate and can finish one 64 point FFT computation in 16 clock cycles. For IEEE 802.11a/g WLAN, the processor needs to be operated at a clock rate of 5 MHz with a power consumption of 2.27 mW which is 27% less than the previously reported low power implementations.
Keywords :
CMOS integrated circuits; digital arithmetic; fast Fourier transforms; wireless LAN; IEEE 802.11a/g WLAN; OFDM based WLAN applications; Radix-43 based FFT architecture; UMC IP8M CMOS process; clock rate; frequency 100 MHz; frequency 5 MHz; low power 64 point FFT architecture; maximum clock frequency; power 2.27 mW; power consumption; size 130 nm; CMOS integrated circuits; CMOS process; Clocks; Complexity theory; Streaming media; Throughput; Fast Fourier Transform; Radix-43; VLSI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics (ICM), 2013 25th International Conference on
Conference_Location :
Beirut
Print_ISBN :
978-1-4799-3569-7
Type :
conf
DOI :
10.1109/ICM.2013.6734951
Filename :
6734951
Link To Document :
بازگشت