DocumentCode :
3221482
Title :
Low cost BIST for EDAC circuits
Author :
Badura, Dariusz ; Hlawiczka, Andrzej
Author_Institution :
Inst. of Appl. Comput. Sci., SU of Katowice, Poland
fYear :
1997
fDate :
17-19 Nov 1997
Firstpage :
410
Lastpage :
415
Abstract :
An application of new idea of designing circular self-test path (CSTP) for EDAC circuit is given in the paper. The new BIST scheme called in the paper as a condensed circular self-test path (CCSTP=C2STP) makes possible to reduce significantly the number of CBIST cells to a smaller value. We focus on the analysis of the state transition graph (STG) as a key to understand the state coverage, fault coverage, and zero aliasing of condensed circular BIST (CBIST) schemes. There are given two examples of C2BIST design. Particularly, the simple example of C2STP design for 4-bit errors detection and errors correction (EDAC) circuit indicates advantages of such BIST technique. On the basis of this example it is shown that the time and complexity of simulation process for C2 STP is smaller than those for CSTP configuration and the seek time of a solution giving quasi optimal effectiveness for C2STP is considerably shorter
Keywords :
VLSI; built-in self test; error correction; error correction codes; error detection; error detection codes; BIST; EDAC circuit; complexity; errors correction; errors detection; fault coverage; low cost BIST; quasi optimal effectiveness; simulation; state coverage; state transition graph; zero aliasing; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Costs; Error correction; Flip-flops; Registers; Sequential circuits; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 1997. (ATS '97) Proceedings., Sixth Asian
Conference_Location :
Akita
ISSN :
1081-7735
Print_ISBN :
0-8186-8209-4
Type :
conf
DOI :
10.1109/ATS.1997.643991
Filename :
643991
Link To Document :
بازگشت