DocumentCode :
3222419
Title :
Fault tolerant reversible logic synthesis: Carry look-ahead and carry-skip adders
Author :
Islam, Md Saiful ; Rahman, Muhammad Mahbubur ; Begum, Zerina ; Hafiz, Mohd Zulfiquar
Author_Institution :
Inst. of Inf. Technol., Univ. of Dhaka, Dhaka, Bangladesh
fYear :
2009
fDate :
15-17 July 2009
Firstpage :
396
Lastpage :
401
Abstract :
Irreversible logic circuits dissipate heat for every bit of information that is lost. Information is lost when the input vector cannot be recovered from its corresponding output vector. Reversible logic circuit naturally takes care of heating because it implements only the functions that have one-to-one mapping between its input and output vectors. Therefore reversible logic design becomes one of the promising research directions in low power dissipating circuit design in the past few years and has found its application in low power CMOS design, digital signal processing and nanotechnology. This paper presents the efficient approaches for designing reversible fast adders that implement carry look-ahead and carry-skip logic. The proposed 16-bit high speed reversible adder will include IG gates for the realization of its basic building block. The IG gate is universal in the sense that it can be used to synthesize any arbitrary Boolean-functions. The IG gate is parity preserving, that is, the parity of the inputs matches the parity of the outputs. It allows any fault that affects no more than a single signal readily detectable at the circuit´s primary outputs. Therefore, the proposed high speed adders will have the inherent opportunity of detecting errors in its output side. It has also been demonstrated that the proposed design offers less hardware complexity and is efficient in terms of gate count, garbage outputs and constant inputs than the existing counterparts.
Keywords :
Boolean functions; CMOS logic circuits; adders; cooling; fault tolerance; logic circuits; nanotechnology; signal processing; arbitrary Boolean-functions; carry look-ahead adders; carry-skip adders; digital signal processing; fault tolerant reversible logic synthesis; heat dissipation; irreversible logic circuits; low power CMOS design; nanotechnology; reversible adder; Adders; CMOS digital integrated circuits; CMOS logic circuits; CMOS process; Circuit synthesis; Fault tolerance; Heating; Logic circuits; Logic design; Process design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advances in Computational Tools for Engineering Applications, 2009. ACTEA '09. International Conference on
Conference_Location :
Zouk Mosbeh
Print_ISBN :
978-1-4244-3833-4
Electronic_ISBN :
978-1-4244-3834-1
Type :
conf
DOI :
10.1109/ACTEA.2009.5227871
Filename :
5227871
Link To Document :
بازگشت