Title :
The Belle II Pixel Detector Data Acquisition and Reduction System
Author :
Spruck, Bjorn ; Gessler, Thomas ; Kuhn, William ; Lange, Jens Soren ; Haichuan Lin ; Zhen´an Liu ; Munchow, David ; Hao Xu ; Jingzhou Zhao
Author_Institution :
II. Phys. Inst., Univ. of Giessen, Giessen, Germany
Abstract :
The upcoming Belle II experiment is designed to work at a luminosity of 8×1035 cm-2s-1, 40 times higher than its predecessor. The pixel detector of Belle II with its ~ 8 million channels will deliver ten times more data than all other sub-detectors together. A data rate of 22 Gbytes/s is expected for a trigger rate of 30 kHz and an estimated pixel detector occupancy of 3%, which is by far exceeding the specifications of the Belle II event builder system. Therefore a realtime data reduction of a factor > 30 is needed. A hardware platform capable of processing this amount of data is the ATCA based Compute Node (CN). Each CN consists of an xTCA carrier board and four AMC/xTCA daughter boards. The carrier board supplies the high bandwidth connectivity to the other CNs via Rocket-IO links. In the current prototype design, each AMC board is equipped with a Xilinx Virtex-5 FX70T FPGA, 4 GB of memory, Gbit Ethernet and two bi-directional optical links allowing for a bandwidth of up to 12.5 Gbits/s. IPMI control of mother and daughter board is foreseen. One ATCA shelf containing 10 mother boards/40 daughter boards is sufficient to process the data from the 40 front end boards. The data reduction on the CN is done in two steps. First, the event data delivered by the front end electronics via optical links is stored in memory until the high level trigger (HLT) decision has been made. The HLT rejects >2/3 of these events. In a second step, pixel data of positively triggered events is reduced with the help of regions of interest (ROI), calculated by the HLT from projecting trajectories back to the pixel detector plane. The design allows additional ROI inputs computed from hit cluster properties or tracklets from the surrounding silicon strip detector. The final data reduction is achieved by sending only data within these ROIs to the main event builder.
Keywords :
field programmable gate arrays; nuclear electronics; semiconductor counters; AMC board; AMC-xTCA daughter boards; ATCA based Compute Node; Belle II event builder system; Belle II experiment; Belle II pixel detector data acquisition system; Belle II pixel detector data reduction system; ROI inputs; Rocket-IO links; Xilinx Virtex-5 FX70T FPGA; bandwidth connectivity; bi-directional optical links; data reduction; front end boards; front end electronics; high level trigger decision; prototype design; xTCA carrier; Bandwidth; Data acquisition; Detectors; Field programmable gate arrays; Hardware; Mesons; Optical fiber communication; Data acquisition; field programmable gate arrays; high energy physics instrumentation computing;
Journal_Title :
Nuclear Science, IEEE Transactions on
DOI :
10.1109/TNS.2013.2281571