DocumentCode :
3223460
Title :
Implementation of CMP-based design rules and patterning practices
Author :
Camilletti, L.E.
Author_Institution :
Digital Equipment Corp., Hudson, MA, USA
fYear :
1995
fDate :
13-15 Nov 1995
Firstpage :
2
Lastpage :
4
Abstract :
This paper discusses specific die patterning techniques utilized during the implementation of a CMP-based BEOL within Digital´s Alpha technologies. Customary application of inter-level dielectric (ILD) CMP, to eliminate topographically induced defect mechanisms and increase photolithographic focal budget margins for Alpha, indicated the need to strictly control both interand intra-die dielectric capacitance and thickness. To this end, several die patterning strategies were used to minimize the feature size and pattern density dependencies of ILD CMP as well as aid in the fast paced evolution from test vehicle to product chip reticles. Quantification of inter-level and intra-die thickness control with respect to ghost/partial die patterning, zero level (ZL) and perimeter bordering, dummy/filler feature patterning and general CMP-based design rules will be addressed within the context of analysis of variance (ANOVA). Further discussed will be the empirical rules-of-thumb and critical dimension (CD) variance definitions which provided the planarity targets utilized throughout the framework of these experiments.
Keywords :
capacitance; dielectric thin films; integrated circuit design; integrated circuit yield; photolithography; polishing; thickness control; BEOL; CMP-based design rules; analysis of variance; critical dimension variance definitions; die patterning techniques; dummy/filler feature patterning; feature size; inter-die dielectric capacitance; inter-level dielectric; intra-die dielectric capacitance; perimeter bordering; photolithographic focal budget margins; planarity targets; product chip reticles; topographically induced defect mechanisms; Analysis of variance; Capacitance; Dielectrics; Semiconductor device modeling; Semiconductor films; Surfaces; Testing; Thickness control; Vehicles; Virtual manufacturing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Manufacturing Conference and Workshop, 1995. ASMC 95 Proceedings. IEEE/SEMI 1995
ISSN :
1078-8743
Print_ISBN :
0-7803-2713-6
Type :
conf
DOI :
10.1109/ASMC.1995.484326
Filename :
484326
Link To Document :
بازگشت