DocumentCode :
3224619
Title :
Resource allocation for yield learning in semiconductor manufacturing
Author :
Wang, Eric ; Akella, Ram
Author_Institution :
Dept. of Eng.-Econ. Syst., Stanford Univ., CA, USA
fYear :
1995
fDate :
13-15 Nov 1995
Firstpage :
260
Lastpage :
266
Abstract :
We consider performance modeling of yield learning in semiconductor manufacturing. Attention is restricted to the learning of defect reduction in the wafer fabrication stage of IC production. The performance measures of primary interest are the rate of yield improvement and the return on investment for defect reduction strategies. Based on the inputs from fabs, we describe the defect reduction process and learning cycle, and model it to optimize the economic benefits of fast yield improvement. Potential approaches to analyze the model are proposed. We discuss the impact of resources deployed for yield learning on fab performance.
Keywords :
integrated circuit modelling; integrated circuit yield; resource allocation; IC production; defect reduction; performance modeling; resource allocation; semiconductor manufacturing; wafer fabrication stage; yield improvement rate; yield learning; Assembly; Costs; Fabrication; Manufacturing processes; Production; Resource management; Semiconductor device manufacture; Semiconductor device modeling; Semiconductor materials; Virtual manufacturing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Manufacturing Conference and Workshop, 1995. ASMC 95 Proceedings. IEEE/SEMI 1995
ISSN :
1078-8743
Print_ISBN :
0-7803-2713-6
Type :
conf
DOI :
10.1109/ASMC.1995.484382
Filename :
484382
Link To Document :
بازگشت