Title :
Yield enhancement using a memory expert system linked to the wafer inspection tool
Author :
Sugimoto, Masaaki ; Hamada, Hiroyuki
Author_Institution :
Anal. & Evalution Technol. Center, NEC Corp., Kawasaki, Japan
Abstract :
This paper describes a memory yield enhancement system that allows rapid determination of problematic wafer processing steps during mass production. Previously, we had developed an expert system that, in addition to generating the defect statistics, can quickly predict a fault´s cause as well as the processing step with the high probability of being responsible for the cause with 40 seconds for a 16 M DRAM. The system discussed in this paper combines our expert system with a conventional, stand-alone cell-to-cell comparison-based wafer inspection tool via an innovative software link. Comparison of wafer mappings, produced independently by the expert system and the wafer inspection tool, enables fast confirmation of the expert system´s predictions. As a result, a production engineer can quickly recognize the corrective action to take to prevent the recurrence of the defect for the process step concerned. Use of this system has allowed quick identification of the cause of actual low yield circumstances.
Keywords :
DRAM chips; diagnostic expert systems; electronic engineering computing; inspection; integrated circuit yield; integrated memory circuits; production engineering computing; statistical analysis; defect statistics; mass production; memory expert system; memory yield enhancement system; wafer inspection tool; wafer processing steps; yield enhancement; Expert systems; Failure analysis; Inspection; Integrated circuit technology; Integrated circuit yield; Manufacturing processes; Mass production; Random access memory; Shape; Testing;
Conference_Titel :
Advanced Semiconductor Manufacturing Conference and Workshop, 1995. ASMC 95 Proceedings. IEEE/SEMI 1995
Print_ISBN :
0-7803-2713-6
DOI :
10.1109/ASMC.1995.484387